Advanced Techniques for Fast Timing Simulation of MOS VLSI Circuits

Advanced Techniques for Fast Timing Simulation of MOS VLSI Circuits
Author :
Publisher :
Total Pages : 464
Release :
ISBN-10 : OCLC:34826640
ISBN-13 :
Rating : 4/5 ( Downloads)

Book Synopsis Advanced Techniques for Fast Timing Simulation of MOS VLSI Circuits by : Abhijit Dharchoudhury

Download or read book Advanced Techniques for Fast Timing Simulation of MOS VLSI Circuits written by Abhijit Dharchoudhury and published by . This book was released on 1995 with total page 464 pages. Available in PDF, EPUB and Kindle. Book excerpt: The basic goals of the research presented in this thesis are to remove various shortcomings in existing fast timing simulators and to extend the scope and applicability of fast timing simulation to submicron digital circuits. Existing fast timing simulators have been shown to be extremely efficient in simulating large digital circuits compared to classical electrical-level simulators. However, these simulators have a number of accuracy-related problems: inaccurate MOS modeling, inadequate consideration of the effects of internal nodes in complex logic gates and of interconnect loading, etc. The thrust of this dissertation is in the investigation of techniques that will allow us to remove these shortcomings while preserving, as much as possible, the simulation efficiency. To this end, a regionwise quadratic (RWQ) modeling technique that allows arbitrary MOS drain current models to be used in fast timing simulation applications has been developed. This technique considerably improves the accuracy of the models and the simulation results, while retaining the characteristics of the macromodels that enable fast and efficient solution techniques to be applied. The issue of internal nodes in complex logic gates is addressed and a technique based on waveform relaxation that enables these internal nodes to be simulated accurately has been developed. This method is applicable to circuits exhibiting complex interactions between multiple circuit nodes as well as to circuits in which internal nodes are inputs to subsequent logic stages. A novel and accurate effective capacitance calculation technique to account for the effect of interconnects on nonlinear driver gates is proposed. This technique accurately predicts the delays and shapes of driver output waveforms under interconnect loading without adding any computational overhead. A novel method for incremental fast timing simulation and transient sensitivity analysis is also described. It is shown that in applications requiring a large number of closely related transient analyses, the incremental simulation technique can provide accurate results with a substantial reduction in computational cost. Finally, an application of the fast timing simulation technique to the simulation of transient faults is discussed. The methodologies and techniques developed in this thesis have been implemented in a fast timing simulator called ILLIADS2. The application of ILLIADS2 on a number of MOS circuits is demonstrated.


Advanced Techniques for Fast Timing Simulation of MOS VLSI Circuits Related Books

Advanced Techniques for Fast Timing Simulation of MOS VLSI Circuits
Language: en
Pages: 464
Authors: Abhijit Dharchoudhury
Categories:
Type: BOOK - Published: 1995 - Publisher:

DOWNLOAD EBOOK

The basic goals of the research presented in this thesis are to remove various shortcomings in existing fast timing simulators and to extend the scope and appli
Switch-Level Timing Simulation of MOS VLSI Circuits
Language: en
Pages: 218
Authors: Vasant B. Rao
Categories: Technology & Engineering
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Only two decades ago most electronic circuits were designed with a slide-rule, and the designs were verified using breadboard techniques. Simulation tools were
Fast Timing Simulation of MOS VLSI Circuits
Language: en
Pages: 314
Authors: David Vincent Overhauser
Categories:
Type: BOOK - Published: 1989 - Publisher:

DOWNLOAD EBOOK

The purpose of this research is to develop a cost effective timing simulator for digital metal-oxide semiconductor (MOS) very large scale integrated (VLSI) circ
Digital Timing Macromodeling for VLSI Design Verification
Language: en
Pages: 276
Authors: Jeong-Taek Kong
Categories: Technology & Engineering
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Digital Timing Macromodeling for VLSI Design Verification first of all provides an extensive history of the development of simulation techniques. It presents de
Advanced Simulation and Test Methodologies for VLSI Design
Language: en
Pages: 406
Authors: G. Russell
Categories: Computers
Type: BOOK - Published: 1989-02-28 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK