Modeling and Simulation of Clock Distribution Networks Using Delayl-locked Loops

Modeling and Simulation of Clock Distribution Networks Using Delayl-locked Loops
Author :
Publisher :
Total Pages : 74
Release :
ISBN-10 : OCLC:76819933
ISBN-13 :
Rating : 4/5 ( Downloads)

Book Synopsis Modeling and Simulation of Clock Distribution Networks Using Delayl-locked Loops by :

Download or read book Modeling and Simulation of Clock Distribution Networks Using Delayl-locked Loops written by and published by . This book was released on 2006 with total page 74 pages. Available in PDF, EPUB and Kindle. Book excerpt: With the advancement of nanometer scale processes in CMOS technologies, the demand for high performance VLSI systems continues to grow exponentially. The performance of a microprocessor is influenced by its clock distribution network. Clock skew penalizes the overall performance of the system. The task of minimizing clock skew in clock distribution networks continues to be critical in high speed circuits to maximize system performance. The objective of this research is to design a low skew clock distribution network by inserting Delay-Locked Loops with buffers along different clock paths of the clock distribution network. The delay-locked loops use delay lines which produce significantly lower skew and jitter than phase-locked loops. Clock skew can be reduced by employing DLLs in several appropriate places of the clock distribution network. The approach of distributing DLLs in a clock distribution network requires additional area but greatly improves the performance of VLSI systems.


Modeling and Simulation of Clock Distribution Networks Using Delayl-locked Loops Related Books

Modeling and Simulation of Clock Distribution Networks Using Delayl-locked Loops
Language: en
Pages: 74
Authors:
Categories:
Type: BOOK - Published: 2006 - Publisher:

DOWNLOAD EBOOK

With the advancement of nanometer scale processes in CMOS technologies, the demand for high performance VLSI systems continues to grow exponentially. The perfor
Single Event Transient Modeling and Mitigation Techniques for Mixed-signal Delay Locked Loop (DLL) and Clock Circuits
Language: en
Pages: 183
Authors: Pierre Maillard
Categories: Electronic dissertations
Type: BOOK - Published: 2014 - Publisher:

DOWNLOAD EBOOK

High-Speed Clock Network Design
Language: en
Pages: 200
Authors: Qing K. Zhu
Categories: Computers
Type: BOOK - Published: 2003 - Publisher: Boom Koninklijke Uitgevers

DOWNLOAD EBOOK

Eleven chapters address design concepts, techniques, and research results relating to clock distribution in microprocessors and high-performance chips. Chapters
Monolithic Phase-Locked Loops and Clock Recovery Circuits
Language: en
Pages: 516
Authors: Behzad Razavi
Categories: Technology & Engineering
Type: BOOK - Published: 1996-04-18 - Publisher: John Wiley & Sons

DOWNLOAD EBOOK

Featuring an extensive 40 page tutorial introduction, this carefully compiled anthology of 65 of the most important papers on phase-locked loops and clock recov
High Performance Clock Distribution Networks
Language: en
Pages: 163
Authors: Eby G. Friedman
Categories: Technology & Engineering
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

A number of fundamental topics in the field of high performance clock distribution networks is covered in this book. High Performance Clock Distribution Network